2018-10-31 02:43:02 +01:00
|
|
|
using ChocolArm64.Instructions;
|
|
|
|
using ChocolArm64.Memory;
|
|
|
|
using ChocolArm64.State;
|
|
|
|
using System;
|
|
|
|
using System.Collections.Concurrent;
|
|
|
|
using System.Collections.Generic;
|
|
|
|
using System.Reflection.Emit;
|
|
|
|
|
|
|
|
namespace ChocolArm64.Decoders
|
|
|
|
{
|
|
|
|
static class Decoder
|
|
|
|
{
|
|
|
|
private delegate object OpActivator(Inst inst, long position, int opCode);
|
|
|
|
|
|
|
|
private static ConcurrentDictionary<Type, OpActivator> _opActivators;
|
|
|
|
|
|
|
|
static Decoder()
|
|
|
|
{
|
|
|
|
_opActivators = new ConcurrentDictionary<Type, OpActivator>();
|
|
|
|
}
|
|
|
|
|
2019-04-26 06:55:12 +02:00
|
|
|
public static Block[] DecodeBasicBlock(MemoryManager memory, ulong address, ExecutionMode mode)
|
2018-10-31 02:43:02 +01:00
|
|
|
{
|
2019-04-26 06:55:12 +02:00
|
|
|
Block block = new Block(address);
|
2018-10-31 02:43:02 +01:00
|
|
|
|
2019-04-26 06:55:12 +02:00
|
|
|
FillBlock(memory, mode, block, ulong.MaxValue);
|
2018-10-31 02:43:02 +01:00
|
|
|
|
2019-02-04 22:26:05 +01:00
|
|
|
OpCode64 lastOp = block.GetLastOp();
|
|
|
|
|
|
|
|
if (IsBranch(lastOp) && !IsCall(lastOp) && lastOp is IOpCodeBImm op)
|
|
|
|
{
|
2019-07-02 04:39:22 +02:00
|
|
|
// It's possible that the branch on this block lands on the middle of the block.
|
|
|
|
// This is more common on tight loops. In this case, we can improve the codegen
|
|
|
|
// a bit by changing the CFG and either making the branch point to the same block
|
|
|
|
// (which indicates that the block is a loop that jumps back to the start), and the
|
|
|
|
// other possible case is a jump somewhere on the middle of the block, which is
|
|
|
|
// also a loop, but in this case we need to split the block in half.
|
2019-04-26 06:55:12 +02:00
|
|
|
if ((ulong)op.Imm == address)
|
2019-02-04 22:26:05 +01:00
|
|
|
{
|
|
|
|
block.Branch = block;
|
|
|
|
}
|
2019-04-26 06:55:12 +02:00
|
|
|
else if ((ulong)op.Imm > address &&
|
|
|
|
(ulong)op.Imm < block.EndAddress)
|
2019-02-04 22:26:05 +01:00
|
|
|
{
|
2019-04-26 06:55:12 +02:00
|
|
|
Block rightBlock = new Block((ulong)op.Imm);
|
2019-02-04 22:26:05 +01:00
|
|
|
|
2019-04-26 06:55:12 +02:00
|
|
|
block.Split(rightBlock);
|
2019-02-04 22:26:05 +01:00
|
|
|
|
2019-04-26 06:55:12 +02:00
|
|
|
return new Block[] { block, rightBlock };
|
|
|
|
}
|
|
|
|
}
|
2019-02-04 22:26:05 +01:00
|
|
|
|
2019-04-26 06:55:12 +02:00
|
|
|
return new Block[] { block };
|
|
|
|
}
|
2019-02-04 22:26:05 +01:00
|
|
|
|
2019-04-26 06:55:12 +02:00
|
|
|
public static Block[] DecodeSubroutine(MemoryManager memory, ulong address, ExecutionMode mode)
|
|
|
|
{
|
|
|
|
List<Block> blocks = new List<Block>();
|
2019-02-04 22:26:05 +01:00
|
|
|
|
2019-04-26 06:55:12 +02:00
|
|
|
Queue<Block> workQueue = new Queue<Block>();
|
2019-02-04 22:26:05 +01:00
|
|
|
|
2019-04-26 06:55:12 +02:00
|
|
|
Dictionary<ulong, Block> visited = new Dictionary<ulong, Block>();
|
2019-02-04 22:26:05 +01:00
|
|
|
|
2019-04-26 06:55:12 +02:00
|
|
|
Block GetBlock(ulong blkAddress)
|
|
|
|
{
|
|
|
|
if (!visited.TryGetValue(blkAddress, out Block block))
|
|
|
|
{
|
|
|
|
block = new Block(blkAddress);
|
2019-02-04 22:26:05 +01:00
|
|
|
|
2019-04-26 06:55:12 +02:00
|
|
|
workQueue.Enqueue(block);
|
2019-02-04 22:26:05 +01:00
|
|
|
|
2019-04-26 06:55:12 +02:00
|
|
|
visited.Add(blkAddress, block);
|
2019-02-04 22:26:05 +01:00
|
|
|
}
|
2018-10-31 02:43:02 +01:00
|
|
|
|
2019-04-26 06:55:12 +02:00
|
|
|
return block;
|
|
|
|
}
|
2018-10-31 02:43:02 +01:00
|
|
|
|
2019-04-26 06:55:12 +02:00
|
|
|
GetBlock(address);
|
2018-10-31 02:43:02 +01:00
|
|
|
|
2019-04-26 06:55:12 +02:00
|
|
|
while (workQueue.TryDequeue(out Block currBlock))
|
2018-10-31 02:43:02 +01:00
|
|
|
{
|
2019-07-02 04:39:22 +02:00
|
|
|
// Check if the current block is inside another block.
|
2019-04-26 06:55:12 +02:00
|
|
|
if (BinarySearch(blocks, currBlock.Address, out int nBlkIndex))
|
2018-10-31 02:43:02 +01:00
|
|
|
{
|
2019-04-26 06:55:12 +02:00
|
|
|
Block nBlock = blocks[nBlkIndex];
|
2018-10-31 02:43:02 +01:00
|
|
|
|
2019-04-26 06:55:12 +02:00
|
|
|
if (nBlock.Address == currBlock.Address)
|
|
|
|
{
|
|
|
|
throw new InvalidOperationException("Found duplicate block address on the list.");
|
|
|
|
}
|
|
|
|
|
|
|
|
nBlock.Split(currBlock);
|
|
|
|
|
|
|
|
blocks.Insert(nBlkIndex + 1, currBlock);
|
2018-10-31 02:43:02 +01:00
|
|
|
|
2019-04-26 06:55:12 +02:00
|
|
|
continue;
|
2018-10-31 02:43:02 +01:00
|
|
|
}
|
|
|
|
|
2019-07-02 04:39:22 +02:00
|
|
|
// If we have a block after the current one, set the limit address.
|
2019-04-26 06:55:12 +02:00
|
|
|
ulong limitAddress = ulong.MaxValue;
|
2018-10-31 02:43:02 +01:00
|
|
|
|
2019-04-26 06:55:12 +02:00
|
|
|
if (nBlkIndex != blocks.Count)
|
|
|
|
{
|
|
|
|
Block nBlock = blocks[nBlkIndex];
|
2018-10-31 02:43:02 +01:00
|
|
|
|
2019-04-26 06:55:12 +02:00
|
|
|
int nextIndex = nBlkIndex + 1;
|
|
|
|
|
|
|
|
if (nBlock.Address < currBlock.Address && nextIndex < blocks.Count)
|
|
|
|
{
|
|
|
|
limitAddress = blocks[nextIndex].Address;
|
|
|
|
}
|
|
|
|
else if (nBlock.Address > currBlock.Address)
|
|
|
|
{
|
|
|
|
limitAddress = blocks[nBlkIndex].Address;
|
|
|
|
}
|
|
|
|
}
|
2018-10-31 02:43:02 +01:00
|
|
|
|
2019-04-26 06:55:12 +02:00
|
|
|
FillBlock(memory, mode, currBlock, limitAddress);
|
2018-10-31 02:43:02 +01:00
|
|
|
|
2019-04-26 06:55:12 +02:00
|
|
|
if (currBlock.OpCodes.Count != 0)
|
2018-10-31 02:43:02 +01:00
|
|
|
{
|
2019-07-02 04:39:22 +02:00
|
|
|
// Set child blocks. "Branch" is the block the branch instruction
|
|
|
|
// points to (when taken), "Next" is the block at the next address,
|
|
|
|
// executed when the branch is not taken. For Unconditional Branches
|
|
|
|
// (except BL/BLR that are sub calls) or end of executable, Next is null.
|
2019-04-26 06:55:12 +02:00
|
|
|
OpCode64 lastOp = currBlock.GetLastOp();
|
2018-10-31 02:43:02 +01:00
|
|
|
|
2019-02-04 22:26:05 +01:00
|
|
|
bool isCall = IsCall(lastOp);
|
|
|
|
|
|
|
|
if (lastOp is IOpCodeBImm op && !isCall)
|
2018-10-31 02:43:02 +01:00
|
|
|
{
|
2019-04-26 06:55:12 +02:00
|
|
|
currBlock.Branch = GetBlock((ulong)op.Imm);
|
2018-10-31 02:43:02 +01:00
|
|
|
}
|
|
|
|
|
2019-02-04 22:26:05 +01:00
|
|
|
if (!IsUnconditionalBranch(lastOp) || isCall)
|
2018-10-31 02:43:02 +01:00
|
|
|
{
|
2019-04-26 06:55:12 +02:00
|
|
|
currBlock.Next = GetBlock(currBlock.EndAddress);
|
2018-10-31 02:43:02 +01:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2019-07-02 04:39:22 +02:00
|
|
|
// Insert the new block on the list (sorted by address).
|
2019-04-26 06:55:12 +02:00
|
|
|
if (blocks.Count != 0)
|
2018-10-31 02:43:02 +01:00
|
|
|
{
|
2019-04-26 06:55:12 +02:00
|
|
|
Block nBlock = blocks[nBlkIndex];
|
2018-10-31 02:43:02 +01:00
|
|
|
|
2019-04-26 06:55:12 +02:00
|
|
|
blocks.Insert(nBlkIndex + (nBlock.Address < currBlock.Address ? 1 : 0), currBlock);
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
blocks.Add(currBlock);
|
|
|
|
}
|
|
|
|
}
|
2018-10-31 02:43:02 +01:00
|
|
|
|
2019-04-26 06:55:12 +02:00
|
|
|
return blocks.ToArray();
|
|
|
|
}
|
|
|
|
|
|
|
|
private static bool BinarySearch(List<Block> blocks, ulong address, out int index)
|
|
|
|
{
|
|
|
|
index = 0;
|
|
|
|
|
|
|
|
int left = 0;
|
|
|
|
int right = blocks.Count - 1;
|
|
|
|
|
|
|
|
while (left <= right)
|
|
|
|
{
|
|
|
|
int size = right - left;
|
2018-10-31 02:43:02 +01:00
|
|
|
|
2019-04-26 06:55:12 +02:00
|
|
|
int middle = left + (size >> 1);
|
2018-10-31 02:43:02 +01:00
|
|
|
|
2019-04-26 06:55:12 +02:00
|
|
|
Block block = blocks[middle];
|
|
|
|
|
|
|
|
index = middle;
|
|
|
|
|
|
|
|
if (address >= block.Address && address < block.EndAddress)
|
|
|
|
{
|
|
|
|
return true;
|
2018-10-31 02:43:02 +01:00
|
|
|
}
|
|
|
|
|
2019-04-26 06:55:12 +02:00
|
|
|
if (address < block.Address)
|
|
|
|
{
|
|
|
|
right = middle - 1;
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
left = middle + 1;
|
|
|
|
}
|
2018-10-31 02:43:02 +01:00
|
|
|
}
|
|
|
|
|
2019-04-26 06:55:12 +02:00
|
|
|
return false;
|
2018-10-31 02:43:02 +01:00
|
|
|
}
|
|
|
|
|
2019-04-26 06:55:12 +02:00
|
|
|
private static void FillBlock(
|
|
|
|
MemoryManager memory,
|
|
|
|
ExecutionMode mode,
|
|
|
|
Block block,
|
|
|
|
ulong limitAddress)
|
2018-10-31 02:43:02 +01:00
|
|
|
{
|
2019-04-26 06:55:12 +02:00
|
|
|
ulong address = block.Address;
|
2018-10-31 02:43:02 +01:00
|
|
|
|
|
|
|
OpCode64 opCode;
|
|
|
|
|
|
|
|
do
|
|
|
|
{
|
2019-04-26 06:55:12 +02:00
|
|
|
if (address >= limitAddress)
|
|
|
|
{
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
opCode = DecodeOpCode(memory, address, mode);
|
2018-10-31 02:43:02 +01:00
|
|
|
|
|
|
|
block.OpCodes.Add(opCode);
|
|
|
|
|
2019-04-26 06:55:12 +02:00
|
|
|
address += (ulong)opCode.OpCodeSizeInBytes;
|
2018-10-31 02:43:02 +01:00
|
|
|
}
|
|
|
|
while (!(IsBranch(opCode) || IsException(opCode)));
|
|
|
|
|
2019-04-26 06:55:12 +02:00
|
|
|
block.EndAddress = address;
|
2018-10-31 02:43:02 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
private static bool IsBranch(OpCode64 opCode)
|
|
|
|
{
|
|
|
|
return opCode is OpCodeBImm64 ||
|
2019-01-25 02:59:53 +01:00
|
|
|
opCode is OpCodeBReg64 || IsAarch32Branch(opCode);
|
|
|
|
}
|
|
|
|
|
|
|
|
private static bool IsUnconditionalBranch(OpCode64 opCode)
|
|
|
|
{
|
|
|
|
return opCode is OpCodeBImmAl64 ||
|
|
|
|
opCode is OpCodeBReg64 || IsAarch32UnconditionalBranch(opCode);
|
|
|
|
}
|
|
|
|
|
|
|
|
private static bool IsAarch32UnconditionalBranch(OpCode64 opCode)
|
|
|
|
{
|
|
|
|
if (!(opCode is OpCode32 op))
|
|
|
|
{
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
2019-07-02 04:39:22 +02:00
|
|
|
// Note: On ARM32, most instructions have conditional execution,
|
|
|
|
// so there's no "Always" (unconditional) branch like on ARM64.
|
|
|
|
// We need to check if the condition is "Always" instead.
|
2019-01-25 02:59:53 +01:00
|
|
|
return IsAarch32Branch(op) && op.Cond >= Condition.Al;
|
|
|
|
}
|
|
|
|
|
|
|
|
private static bool IsAarch32Branch(OpCode64 opCode)
|
|
|
|
{
|
2019-07-02 04:39:22 +02:00
|
|
|
// Note: On ARM32, most ALU operations can write to R15 (PC),
|
|
|
|
// so we must consider such operations as a branch in potential as well.
|
Implement some ARM32 memory instructions and CMP (#565)
* Implement ARM32 memory instructions: LDM, LDR, LDRB, LDRD, LDRH, LDRSB, LDRSH, STM, STR, STRB, STRD, STRH (immediate and register + immediate variants), implement CMP (immediate and register shifted by immediate variants)
* Rename some opcode classes and flag masks for consistency
* Fix a few suboptimal ARM32 codegen issues, only loads should be considered on decoder when checking if Rt == PC, and only NZCV flags should be considered for comparison optimizations
* Take into account Rt2 for LDRD instructions aswell when checking if the instruction changes PC
* Re-align arm32 instructions on the opcode table
2019-01-29 17:06:11 +01:00
|
|
|
if (opCode is IOpCode32Alu opAlu && opAlu.Rd == RegisterAlias.Aarch32Pc)
|
|
|
|
{
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2019-07-02 04:39:22 +02:00
|
|
|
// Same thing for memory operations. We have the cases where PC is a target
|
|
|
|
// register (Rt == 15 or (mask & (1 << 15)) != 0), and cases where there is
|
|
|
|
// a write back to PC (wback == true && Rn == 15), however the later may
|
|
|
|
// be "undefined" depending on the CPU, so compilers should not produce that.
|
Implement some ARM32 memory instructions and CMP (#565)
* Implement ARM32 memory instructions: LDM, LDR, LDRB, LDRD, LDRH, LDRSB, LDRSH, STM, STR, STRB, STRD, STRH (immediate and register + immediate variants), implement CMP (immediate and register shifted by immediate variants)
* Rename some opcode classes and flag masks for consistency
* Fix a few suboptimal ARM32 codegen issues, only loads should be considered on decoder when checking if Rt == PC, and only NZCV flags should be considered for comparison optimizations
* Take into account Rt2 for LDRD instructions aswell when checking if the instruction changes PC
* Re-align arm32 instructions on the opcode table
2019-01-29 17:06:11 +01:00
|
|
|
if (opCode is IOpCode32Mem || opCode is IOpCode32MemMult)
|
|
|
|
{
|
|
|
|
int rt, rn;
|
|
|
|
|
|
|
|
bool wBack, isLoad;
|
|
|
|
|
|
|
|
if (opCode is IOpCode32Mem opMem)
|
|
|
|
{
|
|
|
|
rt = opMem.Rt;
|
|
|
|
rn = opMem.Rn;
|
|
|
|
wBack = opMem.WBack;
|
|
|
|
isLoad = opMem.IsLoad;
|
|
|
|
|
2019-07-02 04:39:22 +02:00
|
|
|
// For the dual load, we also need to take into account the
|
|
|
|
// case were Rt2 == 15 (PC).
|
Implement some ARM32 memory instructions and CMP (#565)
* Implement ARM32 memory instructions: LDM, LDR, LDRB, LDRD, LDRH, LDRSB, LDRSH, STM, STR, STRB, STRD, STRH (immediate and register + immediate variants), implement CMP (immediate and register shifted by immediate variants)
* Rename some opcode classes and flag masks for consistency
* Fix a few suboptimal ARM32 codegen issues, only loads should be considered on decoder when checking if Rt == PC, and only NZCV flags should be considered for comparison optimizations
* Take into account Rt2 for LDRD instructions aswell when checking if the instruction changes PC
* Re-align arm32 instructions on the opcode table
2019-01-29 17:06:11 +01:00
|
|
|
if (rt == 14 && opMem.Emitter == InstEmit32.Ldrd)
|
|
|
|
{
|
|
|
|
rt = RegisterAlias.Aarch32Pc;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
else if (opCode is IOpCode32MemMult opMemMult)
|
|
|
|
{
|
|
|
|
const int pcMask = 1 << RegisterAlias.Aarch32Pc;
|
|
|
|
|
|
|
|
rt = (opMemMult.RegisterMask & pcMask) != 0 ? RegisterAlias.Aarch32Pc : 0;
|
|
|
|
rn = opMemMult.Rn;
|
|
|
|
wBack = opMemMult.PostOffset != 0;
|
|
|
|
isLoad = opMemMult.IsLoad;
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
throw new NotImplementedException($"The type \"{opCode.GetType().Name}\" is not implemented on the decoder.");
|
|
|
|
}
|
|
|
|
|
|
|
|
if ((rt == RegisterAlias.Aarch32Pc && isLoad) ||
|
|
|
|
(rn == RegisterAlias.Aarch32Pc && wBack))
|
|
|
|
{
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2019-07-02 04:39:22 +02:00
|
|
|
// Explicit branch instructions.
|
Implement some ARM32 memory instructions and CMP (#565)
* Implement ARM32 memory instructions: LDM, LDR, LDRB, LDRD, LDRH, LDRSB, LDRSH, STM, STR, STRB, STRD, STRH (immediate and register + immediate variants), implement CMP (immediate and register shifted by immediate variants)
* Rename some opcode classes and flag masks for consistency
* Fix a few suboptimal ARM32 codegen issues, only loads should be considered on decoder when checking if Rt == PC, and only NZCV flags should be considered for comparison optimizations
* Take into account Rt2 for LDRD instructions aswell when checking if the instruction changes PC
* Re-align arm32 instructions on the opcode table
2019-01-29 17:06:11 +01:00
|
|
|
return opCode is IOpCode32BImm ||
|
|
|
|
opCode is IOpCode32BReg;
|
2018-10-31 02:43:02 +01:00
|
|
|
}
|
|
|
|
|
2019-02-04 22:26:05 +01:00
|
|
|
private static bool IsCall(OpCode64 opCode)
|
|
|
|
{
|
2019-07-02 04:39:22 +02:00
|
|
|
// TODO (CQ): ARM32 support.
|
2019-02-04 22:26:05 +01:00
|
|
|
return opCode.Emitter == InstEmit.Bl ||
|
|
|
|
opCode.Emitter == InstEmit.Blr;
|
|
|
|
}
|
|
|
|
|
2018-10-31 02:43:02 +01:00
|
|
|
private static bool IsException(OpCode64 opCode)
|
|
|
|
{
|
|
|
|
return opCode.Emitter == InstEmit.Brk ||
|
|
|
|
opCode.Emitter == InstEmit.Svc ||
|
|
|
|
opCode.Emitter == InstEmit.Und;
|
|
|
|
}
|
|
|
|
|
2019-04-26 06:55:12 +02:00
|
|
|
public static OpCode64 DecodeOpCode(MemoryManager memory, ulong address, ExecutionMode mode)
|
2018-10-31 02:43:02 +01:00
|
|
|
{
|
2019-04-26 06:55:12 +02:00
|
|
|
int opCode = memory.ReadInt32((long)address);
|
2018-10-31 02:43:02 +01:00
|
|
|
|
|
|
|
Inst inst;
|
|
|
|
|
2019-01-25 02:59:53 +01:00
|
|
|
if (mode == ExecutionMode.Aarch64)
|
2018-10-31 02:43:02 +01:00
|
|
|
{
|
|
|
|
inst = OpCodeTable.GetInstA64(opCode);
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
2019-01-25 02:59:53 +01:00
|
|
|
if (mode == ExecutionMode.Aarch32Arm)
|
|
|
|
{
|
|
|
|
inst = OpCodeTable.GetInstA32(opCode);
|
|
|
|
}
|
|
|
|
else /* if (mode == ExecutionMode.Aarch32Thumb) */
|
|
|
|
{
|
|
|
|
inst = OpCodeTable.GetInstT32(opCode);
|
|
|
|
}
|
2018-10-31 02:43:02 +01:00
|
|
|
}
|
|
|
|
|
2019-04-26 06:55:12 +02:00
|
|
|
OpCode64 decodedOpCode = new OpCode64(Inst.Undefined, (long)address, opCode);
|
2018-10-31 02:43:02 +01:00
|
|
|
|
|
|
|
if (inst.Type != null)
|
|
|
|
{
|
2019-04-26 06:55:12 +02:00
|
|
|
decodedOpCode = MakeOpCode(inst.Type, inst, (long)address, opCode);
|
2018-10-31 02:43:02 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
return decodedOpCode;
|
|
|
|
}
|
|
|
|
|
|
|
|
private static OpCode64 MakeOpCode(Type type, Inst inst, long position, int opCode)
|
|
|
|
{
|
|
|
|
if (type == null)
|
|
|
|
{
|
|
|
|
throw new ArgumentNullException(nameof(type));
|
|
|
|
}
|
|
|
|
|
|
|
|
OpActivator createInstance = _opActivators.GetOrAdd(type, CacheOpActivator);
|
|
|
|
|
|
|
|
return (OpCode64)createInstance(inst, position, opCode);
|
|
|
|
}
|
|
|
|
|
|
|
|
private static OpActivator CacheOpActivator(Type type)
|
|
|
|
{
|
|
|
|
Type[] argTypes = new Type[] { typeof(Inst), typeof(long), typeof(int) };
|
|
|
|
|
|
|
|
DynamicMethod mthd = new DynamicMethod($"Make{type.Name}", type, argTypes);
|
|
|
|
|
|
|
|
ILGenerator generator = mthd.GetILGenerator();
|
|
|
|
|
|
|
|
generator.Emit(OpCodes.Ldarg_0);
|
|
|
|
generator.Emit(OpCodes.Ldarg_1);
|
|
|
|
generator.Emit(OpCodes.Ldarg_2);
|
|
|
|
generator.Emit(OpCodes.Newobj, type.GetConstructor(argTypes));
|
|
|
|
generator.Emit(OpCodes.Ret);
|
|
|
|
|
|
|
|
return (OpActivator)mthd.CreateDelegate(typeof(OpActivator));
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|