2018-02-05 00:08:20 +01:00
|
|
|
using ChocolArm64.Instruction;
|
|
|
|
using ChocolArm64.State;
|
|
|
|
|
|
|
|
namespace ChocolArm64.Decoder
|
|
|
|
{
|
2018-02-15 05:32:25 +01:00
|
|
|
class AOpCodeSimdMemMs : AOpCodeMemReg, IAOpCodeSimd
|
2018-02-05 00:08:20 +01:00
|
|
|
{
|
|
|
|
public int Reps { get; private set; }
|
|
|
|
public int SElems { get; private set; }
|
|
|
|
public int Elems { get; private set; }
|
|
|
|
public bool WBack { get; private set; }
|
|
|
|
|
2018-02-10 18:20:46 +01:00
|
|
|
public AOpCodeSimdMemMs(AInst Inst, long Position, int OpCode) : base(Inst, Position, OpCode)
|
2018-02-05 00:08:20 +01:00
|
|
|
{
|
|
|
|
switch ((OpCode >> 12) & 0xf)
|
|
|
|
{
|
|
|
|
case 0b0000: Reps = 1; SElems = 4; break;
|
|
|
|
case 0b0010: Reps = 4; SElems = 1; break;
|
|
|
|
case 0b0100: Reps = 1; SElems = 3; break;
|
|
|
|
case 0b0110: Reps = 3; SElems = 1; break;
|
|
|
|
case 0b0111: Reps = 1; SElems = 1; break;
|
|
|
|
case 0b1000: Reps = 1; SElems = 2; break;
|
|
|
|
case 0b1010: Reps = 2; SElems = 1; break;
|
|
|
|
|
|
|
|
default: Inst = AInst.Undefined; return;
|
|
|
|
}
|
|
|
|
|
|
|
|
Size = (OpCode >> 10) & 0x3;
|
|
|
|
WBack = ((OpCode >> 23) & 0x1) != 0;
|
|
|
|
|
|
|
|
bool Q = ((OpCode >> 30) & 1) != 0;
|
|
|
|
|
|
|
|
if (!Q && Size == 3 && SElems != 1)
|
|
|
|
{
|
|
|
|
Inst = AInst.Undefined;
|
|
|
|
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2018-02-17 22:06:11 +01:00
|
|
|
Extend64 = false;
|
|
|
|
|
2018-02-05 00:08:20 +01:00
|
|
|
RegisterSize = Q
|
|
|
|
? ARegisterSize.SIMD128
|
|
|
|
: ARegisterSize.SIMD64;
|
|
|
|
|
|
|
|
Elems = (GetBitsCount() >> 3) >> Size;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|