2018-02-17 22:06:11 +01:00
|
|
|
using ChocolArm64.Decoder;
|
|
|
|
using ChocolArm64.State;
|
|
|
|
using ChocolArm64.Translation;
|
2018-02-18 20:01:21 +01:00
|
|
|
using System;
|
2018-02-17 22:06:11 +01:00
|
|
|
using System.Reflection.Emit;
|
|
|
|
|
|
|
|
using static ChocolArm64.Instruction.AInstEmitMemoryHelper;
|
|
|
|
using static ChocolArm64.Instruction.AInstEmitSimdHelper;
|
|
|
|
|
|
|
|
namespace ChocolArm64.Instruction
|
|
|
|
{
|
|
|
|
static partial class AInstEmit
|
|
|
|
{
|
|
|
|
public static void Ld__Vms(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
EmitSimdMemMs(Context, IsLoad: true);
|
|
|
|
}
|
|
|
|
|
|
|
|
public static void Ld__Vss(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
EmitSimdMemSs(Context, IsLoad: true);
|
|
|
|
}
|
|
|
|
|
|
|
|
public static void St__Vms(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
EmitSimdMemMs(Context, IsLoad: false);
|
|
|
|
}
|
|
|
|
|
|
|
|
public static void St__Vss(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
EmitSimdMemSs(Context, IsLoad: false);
|
|
|
|
}
|
|
|
|
|
|
|
|
private static void EmitSimdMemMs(AILEmitterCtx Context, bool IsLoad)
|
|
|
|
{
|
|
|
|
AOpCodeSimdMemMs Op = (AOpCodeSimdMemMs)Context.CurrOp;
|
|
|
|
|
|
|
|
int Offset = 0;
|
|
|
|
|
|
|
|
for (int Rep = 0; Rep < Op.Reps; Rep++)
|
|
|
|
for (int Elem = 0; Elem < Op.Elems; Elem++)
|
|
|
|
for (int SElem = 0; SElem < Op.SElems; SElem++)
|
|
|
|
{
|
|
|
|
int Rtt = (Op.Rt + Rep + SElem) & 0x1f;
|
|
|
|
|
|
|
|
if (IsLoad)
|
|
|
|
{
|
|
|
|
Context.EmitLdarg(ATranslatedSub.MemoryArgIdx);
|
|
|
|
Context.EmitLdint(Op.Rn);
|
|
|
|
Context.EmitLdc_I8(Offset);
|
|
|
|
|
|
|
|
Context.Emit(OpCodes.Add);
|
|
|
|
|
|
|
|
EmitReadZxCall(Context, Op.Size);
|
|
|
|
|
|
|
|
EmitVectorInsert(Context, Rtt, Elem, Op.Size);
|
|
|
|
|
|
|
|
if (Op.RegisterSize == ARegisterSize.SIMD64 && Elem == Op.Elems - 1)
|
|
|
|
{
|
|
|
|
EmitVectorZeroUpper(Context, Rtt);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
Context.EmitLdarg(ATranslatedSub.MemoryArgIdx);
|
|
|
|
Context.EmitLdint(Op.Rn);
|
|
|
|
Context.EmitLdc_I8(Offset);
|
|
|
|
|
|
|
|
Context.Emit(OpCodes.Add);
|
|
|
|
|
|
|
|
EmitVectorExtractZx(Context, Rtt, Elem, Op.Size);
|
|
|
|
|
|
|
|
EmitWriteCall(Context, Op.Size);
|
|
|
|
}
|
|
|
|
|
|
|
|
Offset += 1 << Op.Size;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (Op.WBack)
|
|
|
|
{
|
|
|
|
EmitSimdMemWBack(Context, Offset);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
private static void EmitSimdMemSs(AILEmitterCtx Context, bool IsLoad)
|
|
|
|
{
|
|
|
|
AOpCodeSimdMemSs Op = (AOpCodeSimdMemSs)Context.CurrOp;
|
|
|
|
|
|
|
|
int Offset = 0;
|
|
|
|
|
2018-02-18 20:01:21 +01:00
|
|
|
void EmitMemAddress()
|
2018-02-17 22:06:11 +01:00
|
|
|
{
|
2018-02-18 20:01:21 +01:00
|
|
|
Context.EmitLdarg(ATranslatedSub.MemoryArgIdx);
|
|
|
|
Context.EmitLdint(Op.Rn);
|
|
|
|
Context.EmitLdc_I8(Offset);
|
2018-02-17 22:06:11 +01:00
|
|
|
|
2018-02-18 20:01:21 +01:00
|
|
|
Context.Emit(OpCodes.Add);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (Op.Replicate)
|
|
|
|
{
|
|
|
|
//Only loads uses the replicate mode.
|
|
|
|
if (!IsLoad)
|
2018-02-17 22:06:11 +01:00
|
|
|
{
|
2018-02-18 20:01:21 +01:00
|
|
|
throw new InvalidOperationException();
|
|
|
|
}
|
2018-02-17 22:06:11 +01:00
|
|
|
|
2018-07-14 18:13:02 +02:00
|
|
|
int Bytes = Op.GetBitsCount() >> 3;
|
|
|
|
int Elems = Bytes >> Op.Size;
|
2018-02-17 22:06:11 +01:00
|
|
|
|
2018-02-18 20:01:21 +01:00
|
|
|
for (int SElem = 0; SElem < Op.SElems; SElem++)
|
|
|
|
{
|
|
|
|
int Rt = (Op.Rt + SElem) & 0x1f;
|
2018-02-17 22:06:11 +01:00
|
|
|
|
2018-07-14 18:13:02 +02:00
|
|
|
for (int Index = 0; Index < Elems; Index++)
|
2018-02-18 20:01:21 +01:00
|
|
|
{
|
|
|
|
EmitMemAddress();
|
|
|
|
|
|
|
|
EmitReadZxCall(Context, Op.Size);
|
|
|
|
|
|
|
|
EmitVectorInsert(Context, Rt, Index, Op.Size);
|
|
|
|
}
|
2018-02-17 22:06:11 +01:00
|
|
|
|
|
|
|
if (Op.RegisterSize == ARegisterSize.SIMD64)
|
|
|
|
{
|
|
|
|
EmitVectorZeroUpper(Context, Rt);
|
|
|
|
}
|
2018-02-18 20:01:21 +01:00
|
|
|
|
|
|
|
Offset += 1 << Op.Size;
|
2018-02-17 22:06:11 +01:00
|
|
|
}
|
2018-02-18 20:01:21 +01:00
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
for (int SElem = 0; SElem < Op.SElems; SElem++)
|
2018-02-17 22:06:11 +01:00
|
|
|
{
|
2018-02-18 20:01:21 +01:00
|
|
|
int Rt = (Op.Rt + SElem) & 0x1f;
|
2018-02-17 22:06:11 +01:00
|
|
|
|
2018-02-18 20:01:21 +01:00
|
|
|
if (IsLoad)
|
|
|
|
{
|
|
|
|
EmitMemAddress();
|
2018-02-17 22:06:11 +01:00
|
|
|
|
2018-02-18 20:01:21 +01:00
|
|
|
EmitReadZxCall(Context, Op.Size);
|
2018-02-17 22:06:11 +01:00
|
|
|
|
2018-02-18 20:01:21 +01:00
|
|
|
EmitVectorInsert(Context, Rt, Op.Index, Op.Size);
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
EmitMemAddress();
|
2018-02-17 22:06:11 +01:00
|
|
|
|
2018-02-18 20:01:21 +01:00
|
|
|
EmitVectorExtractZx(Context, Rt, Op.Index, Op.Size);
|
|
|
|
|
|
|
|
EmitWriteCall(Context, Op.Size);
|
|
|
|
}
|
|
|
|
|
|
|
|
Offset += 1 << Op.Size;
|
|
|
|
}
|
2018-02-17 22:06:11 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
if (Op.WBack)
|
|
|
|
{
|
|
|
|
EmitSimdMemWBack(Context, Offset);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
private static void EmitSimdMemWBack(AILEmitterCtx Context, int Offset)
|
|
|
|
{
|
|
|
|
AOpCodeMemReg Op = (AOpCodeMemReg)Context.CurrOp;
|
|
|
|
|
|
|
|
Context.EmitLdint(Op.Rn);
|
|
|
|
|
2018-02-18 20:28:07 +01:00
|
|
|
if (Op.Rm != AThreadState.ZRIndex)
|
2018-02-17 22:06:11 +01:00
|
|
|
{
|
|
|
|
Context.EmitLdint(Op.Rm);
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
Context.EmitLdc_I8(Offset);
|
|
|
|
}
|
|
|
|
|
|
|
|
Context.Emit(OpCodes.Add);
|
|
|
|
|
|
|
|
Context.EmitStint(Op.Rn);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|