2014-04-16 06:03:41 +02:00
|
|
|
// Copyright 2014 Citra Emulator Project
|
2014-12-17 06:38:14 +01:00
|
|
|
// Licensed under GPLv2 or any later version
|
2014-04-16 06:03:41 +02:00
|
|
|
// Refer to the license.txt file included.
|
|
|
|
|
2014-05-08 03:04:55 +02:00
|
|
|
#include "common/bit_field.h"
|
2015-08-17 23:25:21 +02:00
|
|
|
#include "common/microprofile.h"
|
2014-04-16 06:03:41 +02:00
|
|
|
|
2015-05-13 03:38:29 +02:00
|
|
|
#include "core/memory.h"
|
2014-06-01 16:41:23 +02:00
|
|
|
#include "core/hle/kernel/event.h"
|
2014-07-05 06:59:58 +02:00
|
|
|
#include "core/hle/kernel/shared_memory.h"
|
2015-03-06 04:38:23 +01:00
|
|
|
#include "core/hle/result.h"
|
|
|
|
#include "core/hw/hw.h"
|
2014-05-17 22:50:33 +02:00
|
|
|
#include "core/hw/gpu.h"
|
2014-10-13 07:40:26 +02:00
|
|
|
#include "core/hw/lcd.h"
|
2014-04-26 07:48:24 +02:00
|
|
|
|
2014-05-17 22:26:45 +02:00
|
|
|
#include "video_core/gpu_debugger.h"
|
2015-07-23 01:20:54 +02:00
|
|
|
#include "video_core/debug_utils/debug_utils.h"
|
2014-05-17 22:26:45 +02:00
|
|
|
|
2015-06-21 15:58:59 +02:00
|
|
|
#include "gsp_gpu.h"
|
|
|
|
|
2014-05-17 22:34:55 +02:00
|
|
|
// Main graphics debugger object - TODO: Here is probably not the best place for this
|
|
|
|
GraphicsDebugger g_debugger;
|
|
|
|
|
2014-10-13 07:40:26 +02:00
|
|
|
// Beginning address of HW regs
|
|
|
|
const static u32 REGS_BEGIN = 0x1EB00000;
|
|
|
|
|
2014-07-05 06:59:58 +02:00
|
|
|
////////////////////////////////////////////////////////////////////////////////////////////////////
|
|
|
|
// Namespace GSP_GPU
|
|
|
|
|
|
|
|
namespace GSP_GPU {
|
|
|
|
|
2016-02-03 22:18:26 +01:00
|
|
|
const ResultCode ERR_GSP_REGS_OUTOFRANGE_OR_MISALIGNED(ErrorDescription::OutofRangeOrMisalignedAddress, ErrorModule::GX,
|
|
|
|
ErrorSummary::InvalidArgument, ErrorLevel::Usage); // 0xE0E02A01
|
|
|
|
const ResultCode ERR_GSP_REGS_MISALIGNED(ErrorDescription::MisalignedSize, ErrorModule::GX,
|
|
|
|
ErrorSummary::InvalidArgument, ErrorLevel::Usage); // 0xE0E02BF2
|
|
|
|
const ResultCode ERR_GSP_REGS_INVALID_SIZE(ErrorDescription::InvalidSize, ErrorModule::GX,
|
|
|
|
ErrorSummary::InvalidArgument, ErrorLevel::Usage); // 0xE0E02BEC
|
|
|
|
|
2015-01-23 06:11:25 +01:00
|
|
|
/// Event triggered when GSP interrupt has been signalled
|
|
|
|
Kernel::SharedPtr<Kernel::Event> g_interrupt_event;
|
|
|
|
/// GSP shared memoryings
|
|
|
|
Kernel::SharedPtr<Kernel::SharedMemory> g_shared_memory;
|
2015-05-11 01:09:41 +02:00
|
|
|
/// Thread index into interrupt relay queue
|
2015-05-11 00:51:37 +02:00
|
|
|
u32 g_thread_id = 0;
|
2014-07-05 06:59:58 +02:00
|
|
|
|
2016-04-22 20:13:01 +02:00
|
|
|
static bool gpu_right_acquired = false;
|
|
|
|
|
2014-07-23 06:10:37 +02:00
|
|
|
/// Gets a pointer to a thread command buffer in GSP shared memory
|
|
|
|
static inline u8* GetCommandBuffer(u32 thread_id) {
|
2015-05-11 00:47:07 +02:00
|
|
|
return g_shared_memory->GetPointer(0x800 + (thread_id * sizeof(CommandBuffer)));
|
2014-05-08 03:04:55 +02:00
|
|
|
}
|
|
|
|
|
2015-05-26 18:00:26 +02:00
|
|
|
FrameBufferUpdate* GetFrameBufferInfo(u32 thread_id, u32 screen_index) {
|
2015-01-21 02:16:47 +01:00
|
|
|
DEBUG_ASSERT_MSG(screen_index < 2, "Invalid screen index");
|
2014-08-19 20:57:43 +02:00
|
|
|
|
|
|
|
// For each thread there are two FrameBufferUpdate fields
|
|
|
|
u32 offset = 0x200 + (2 * thread_id + screen_index) * sizeof(FrameBufferUpdate);
|
2015-05-11 00:47:07 +02:00
|
|
|
u8* ptr = g_shared_memory->GetPointer(offset);
|
|
|
|
return reinterpret_cast<FrameBufferUpdate*>(ptr);
|
2014-08-19 20:57:43 +02:00
|
|
|
}
|
|
|
|
|
2014-07-23 06:10:37 +02:00
|
|
|
/// Gets a pointer to the interrupt relay queue for a given thread index
|
|
|
|
static inline InterruptRelayQueue* GetInterruptRelayQueue(u32 thread_id) {
|
2015-05-11 00:47:07 +02:00
|
|
|
u8* ptr = g_shared_memory->GetPointer(sizeof(InterruptRelayQueue) * thread_id);
|
|
|
|
return reinterpret_cast<InterruptRelayQueue*>(ptr);
|
2014-07-23 04:59:26 +02:00
|
|
|
}
|
|
|
|
|
2016-04-16 16:24:14 +02:00
|
|
|
/**
|
|
|
|
* Writes a single GSP GPU hardware registers with a single u32 value
|
|
|
|
* (For internal use.)
|
|
|
|
*
|
|
|
|
* @param base_address The address of the register in question
|
|
|
|
* @param data Data to be written
|
|
|
|
*/
|
|
|
|
static void WriteSingleHWReg(u32 base_address, u32 data) {
|
|
|
|
DEBUG_ASSERT_MSG((base_address & 3) == 0 && base_address < 0x420000, "Write address out of range or misaligned");
|
|
|
|
HW::Write<u32>(base_address + REGS_BEGIN, data);
|
|
|
|
}
|
|
|
|
|
2015-02-11 03:07:59 +01:00
|
|
|
/**
|
2016-02-03 22:18:26 +01:00
|
|
|
* Writes sequential GSP GPU hardware registers using an array of source data
|
|
|
|
*
|
|
|
|
* @param base_address The address of the first register in the sequence
|
|
|
|
* @param size_in_bytes The number of registers to update (size of data)
|
2016-04-16 16:24:14 +02:00
|
|
|
* @param data_vaddr A pointer to the source data
|
2016-02-03 22:18:26 +01:00
|
|
|
* @return RESULT_SUCCESS if the parameters are valid, error code otherwise
|
2015-02-11 03:07:59 +01:00
|
|
|
*/
|
2016-04-16 16:24:14 +02:00
|
|
|
static ResultCode WriteHWRegs(u32 base_address, u32 size_in_bytes, VAddr data_vaddr) {
|
2016-02-03 22:18:26 +01:00
|
|
|
// This magic number is verified to be done by the gsp module
|
|
|
|
const u32 max_size_in_bytes = 0x80;
|
|
|
|
|
|
|
|
if (base_address & 3 || base_address >= 0x420000) {
|
|
|
|
LOG_ERROR(Service_GSP, "Write address was out of range or misaligned! (address=0x%08x, size=0x%08x)",
|
2014-07-25 11:22:40 +02:00
|
|
|
base_address, size_in_bytes);
|
2016-02-03 22:18:26 +01:00
|
|
|
return ERR_GSP_REGS_OUTOFRANGE_OR_MISALIGNED;
|
|
|
|
} else if (size_in_bytes <= max_size_in_bytes) {
|
|
|
|
if (size_in_bytes & 3) {
|
|
|
|
LOG_ERROR(Service_GSP, "Misaligned size 0x%08x", size_in_bytes);
|
|
|
|
return ERR_GSP_REGS_MISALIGNED;
|
|
|
|
} else {
|
|
|
|
while (size_in_bytes > 0) {
|
2016-04-16 16:24:14 +02:00
|
|
|
WriteSingleHWReg(base_address, Memory::Read32(data_vaddr));
|
2016-02-03 22:18:26 +01:00
|
|
|
|
|
|
|
size_in_bytes -= 4;
|
2016-04-16 16:24:14 +02:00
|
|
|
data_vaddr += 4;
|
2016-02-03 22:18:26 +01:00
|
|
|
base_address += 4;
|
|
|
|
}
|
|
|
|
return RESULT_SUCCESS;
|
|
|
|
}
|
2014-06-01 13:58:14 +02:00
|
|
|
|
2016-02-03 22:18:26 +01:00
|
|
|
} else {
|
|
|
|
LOG_ERROR(Service_GSP, "Out of range size 0x%08x", size_in_bytes);
|
|
|
|
return ERR_GSP_REGS_INVALID_SIZE;
|
2014-06-01 13:58:14 +02:00
|
|
|
}
|
2015-02-11 03:07:59 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
2016-02-03 22:18:26 +01:00
|
|
|
* Updates sequential GSP GPU hardware registers using parallel arrays of source data and masks.
|
|
|
|
* For each register, the value is updated only where the mask is high
|
2015-02-11 03:07:59 +01:00
|
|
|
*
|
|
|
|
* @param base_address The address of the first register in the sequence
|
|
|
|
* @param size_in_bytes The number of registers to update (size of data)
|
2016-02-03 22:18:26 +01:00
|
|
|
* @param data A pointer to the source data to use for updates
|
|
|
|
* @param masks A pointer to the masks
|
|
|
|
* @return RESULT_SUCCESS if the parameters are valid, error code otherwise
|
2015-02-11 03:07:59 +01:00
|
|
|
*/
|
2016-04-16 16:24:14 +02:00
|
|
|
static ResultCode WriteHWRegsWithMask(u32 base_address, u32 size_in_bytes, VAddr data_vaddr, VAddr masks_vaddr) {
|
2016-02-03 22:18:26 +01:00
|
|
|
// This magic number is verified to be done by the gsp module
|
|
|
|
const u32 max_size_in_bytes = 0x80;
|
2015-02-11 03:07:59 +01:00
|
|
|
|
2016-02-03 22:18:26 +01:00
|
|
|
if (base_address & 3 || base_address >= 0x420000) {
|
|
|
|
LOG_ERROR(Service_GSP, "Write address was out of range or misaligned! (address=0x%08x, size=0x%08x)",
|
|
|
|
base_address, size_in_bytes);
|
|
|
|
return ERR_GSP_REGS_OUTOFRANGE_OR_MISALIGNED;
|
|
|
|
} else if (size_in_bytes <= max_size_in_bytes) {
|
|
|
|
if (size_in_bytes & 3) {
|
|
|
|
LOG_ERROR(Service_GSP, "Misaligned size 0x%08x", size_in_bytes);
|
|
|
|
return ERR_GSP_REGS_MISALIGNED;
|
|
|
|
} else {
|
|
|
|
while (size_in_bytes > 0) {
|
|
|
|
const u32 reg_address = base_address + REGS_BEGIN;
|
|
|
|
|
|
|
|
u32 reg_value;
|
|
|
|
HW::Read<u32>(reg_value, reg_address);
|
|
|
|
|
2016-04-16 16:24:14 +02:00
|
|
|
u32 data = Memory::Read32(data_vaddr);
|
|
|
|
u32 mask = Memory::Read32(masks_vaddr);
|
|
|
|
|
2016-02-03 22:18:26 +01:00
|
|
|
// Update the current value of the register only for set mask bits
|
2016-04-16 16:24:14 +02:00
|
|
|
reg_value = (reg_value & ~mask) | (data | mask);
|
2016-02-03 22:18:26 +01:00
|
|
|
|
2016-04-16 16:24:14 +02:00
|
|
|
WriteSingleHWReg(base_address, reg_value);
|
2016-02-03 22:18:26 +01:00
|
|
|
|
|
|
|
size_in_bytes -= 4;
|
2016-04-16 16:24:14 +02:00
|
|
|
data_vaddr += 4;
|
|
|
|
masks_vaddr += 4;
|
2016-02-03 22:18:26 +01:00
|
|
|
base_address += 4;
|
|
|
|
}
|
|
|
|
return RESULT_SUCCESS;
|
|
|
|
}
|
2014-06-01 13:58:14 +02:00
|
|
|
|
2016-02-03 22:18:26 +01:00
|
|
|
} else {
|
|
|
|
LOG_ERROR(Service_GSP, "Out of range size 0x%08x", size_in_bytes);
|
|
|
|
return ERR_GSP_REGS_INVALID_SIZE;
|
2014-06-01 13:58:14 +02:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2015-02-11 03:07:59 +01:00
|
|
|
/**
|
|
|
|
* GSP_GPU::WriteHWRegs service function
|
|
|
|
*
|
|
|
|
* Writes sequential GSP GPU hardware registers
|
|
|
|
*
|
|
|
|
* Inputs:
|
|
|
|
* 1 : address of first GPU register
|
|
|
|
* 2 : number of registers to write sequentially
|
|
|
|
* 4 : pointer to source data array
|
|
|
|
*/
|
2014-11-17 04:58:39 +01:00
|
|
|
static void WriteHWRegs(Service::Interface* self) {
|
2014-12-14 06:30:11 +01:00
|
|
|
u32* cmd_buff = Kernel::GetCommandBuffer();
|
2014-07-25 11:22:40 +02:00
|
|
|
u32 reg_addr = cmd_buff[1];
|
|
|
|
u32 size = cmd_buff[2];
|
2016-04-16 16:24:14 +02:00
|
|
|
VAddr src = cmd_buff[4];
|
2014-07-25 11:22:40 +02:00
|
|
|
|
2016-02-03 22:18:26 +01:00
|
|
|
cmd_buff[1] = WriteHWRegs(reg_addr, size, src).raw;
|
2015-02-11 03:07:59 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* GSP_GPU::WriteHWRegsWithMask service function
|
|
|
|
*
|
|
|
|
* Updates sequential GSP GPU hardware registers using masks
|
|
|
|
*
|
|
|
|
* Inputs:
|
|
|
|
* 1 : address of first GPU register
|
|
|
|
* 2 : number of registers to update sequentially
|
|
|
|
* 4 : pointer to source data array
|
|
|
|
* 6 : pointer to mask array
|
|
|
|
*/
|
|
|
|
static void WriteHWRegsWithMask(Service::Interface* self) {
|
|
|
|
u32* cmd_buff = Kernel::GetCommandBuffer();
|
|
|
|
u32 reg_addr = cmd_buff[1];
|
|
|
|
u32 size = cmd_buff[2];
|
2015-05-25 20:34:09 +02:00
|
|
|
|
2016-04-16 16:24:14 +02:00
|
|
|
VAddr src_data = cmd_buff[4];
|
|
|
|
VAddr mask_data = cmd_buff[6];
|
2015-02-11 03:07:59 +01:00
|
|
|
|
2016-02-03 22:18:26 +01:00
|
|
|
cmd_buff[1] = WriteHWRegsWithMask(reg_addr, size, src_data, mask_data).raw;
|
2015-02-11 03:07:59 +01:00
|
|
|
}
|
|
|
|
|
2014-04-26 07:48:24 +02:00
|
|
|
/// Read a GSP GPU hardware register
|
2014-11-17 04:58:39 +01:00
|
|
|
static void ReadHWRegs(Service::Interface* self) {
|
2014-12-14 06:30:11 +01:00
|
|
|
u32* cmd_buff = Kernel::GetCommandBuffer();
|
2014-04-26 07:48:24 +02:00
|
|
|
u32 reg_addr = cmd_buff[1];
|
|
|
|
u32 size = cmd_buff[2];
|
2014-05-17 22:26:45 +02:00
|
|
|
|
2014-06-01 13:58:14 +02:00
|
|
|
// TODO: Return proper error codes
|
|
|
|
if (reg_addr + size >= 0x420000) {
|
2014-12-06 02:53:49 +01:00
|
|
|
LOG_ERROR(Service_GSP, "Read address out of range! (address=0x%08x, size=0x%08x)", reg_addr, size);
|
2014-06-01 13:58:14 +02:00
|
|
|
return;
|
|
|
|
}
|
2014-04-26 07:48:24 +02:00
|
|
|
|
2014-06-01 13:58:14 +02:00
|
|
|
// size should be word-aligned
|
|
|
|
if ((size % 4) != 0) {
|
2014-12-06 02:53:49 +01:00
|
|
|
LOG_ERROR(Service_GSP, "Invalid size 0x%08x", size);
|
2014-06-01 13:58:14 +02:00
|
|
|
return;
|
|
|
|
}
|
2014-04-27 18:41:25 +02:00
|
|
|
|
2016-04-16 16:24:14 +02:00
|
|
|
VAddr dst_vaddr = cmd_buff[0x41];
|
2014-04-26 07:48:24 +02:00
|
|
|
|
2014-06-01 13:58:14 +02:00
|
|
|
while (size > 0) {
|
2016-04-16 16:24:14 +02:00
|
|
|
u32 value;
|
|
|
|
HW::Read<u32>(value, reg_addr + REGS_BEGIN);
|
|
|
|
|
|
|
|
Memory::Write32(dst_vaddr, value);
|
2014-04-26 07:48:24 +02:00
|
|
|
|
2014-06-01 13:58:14 +02:00
|
|
|
size -= 4;
|
2016-04-16 16:24:14 +02:00
|
|
|
dst_vaddr += 4;
|
2014-06-01 13:58:14 +02:00
|
|
|
reg_addr += 4;
|
2014-04-26 07:48:24 +02:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2016-02-03 22:18:26 +01:00
|
|
|
ResultCode SetBufferSwap(u32 screen_id, const FrameBufferInfo& info) {
|
2014-07-25 11:23:28 +02:00
|
|
|
u32 base_address = 0x400000;
|
2015-02-08 14:38:00 +01:00
|
|
|
PAddr phys_address_left = Memory::VirtualToPhysicalAddress(info.address_left);
|
|
|
|
PAddr phys_address_right = Memory::VirtualToPhysicalAddress(info.address_right);
|
2014-07-25 11:23:28 +02:00
|
|
|
if (info.active_fb == 0) {
|
2016-04-16 16:24:14 +02:00
|
|
|
WriteSingleHWReg(base_address + 4 * static_cast<u32>(GPU_REG_INDEX(framebuffer_config[screen_id].address_left1)),
|
|
|
|
phys_address_left);
|
|
|
|
WriteSingleHWReg(base_address + 4 * static_cast<u32>(GPU_REG_INDEX(framebuffer_config[screen_id].address_right1)),
|
|
|
|
phys_address_right);
|
2014-07-25 11:23:28 +02:00
|
|
|
} else {
|
2016-04-16 16:24:14 +02:00
|
|
|
WriteSingleHWReg(base_address + 4 * static_cast<u32>(GPU_REG_INDEX(framebuffer_config[screen_id].address_left2)),
|
|
|
|
phys_address_left);
|
|
|
|
WriteSingleHWReg(base_address + 4 * static_cast<u32>(GPU_REG_INDEX(framebuffer_config[screen_id].address_right2)),
|
|
|
|
phys_address_right);
|
2014-07-25 11:23:28 +02:00
|
|
|
}
|
2016-04-16 16:24:14 +02:00
|
|
|
WriteSingleHWReg(base_address + 4 * static_cast<u32>(GPU_REG_INDEX(framebuffer_config[screen_id].stride)),
|
|
|
|
info.stride);
|
|
|
|
WriteSingleHWReg(base_address + 4 * static_cast<u32>(GPU_REG_INDEX(framebuffer_config[screen_id].color_format)),
|
|
|
|
info.format);
|
|
|
|
WriteSingleHWReg(base_address + 4 * static_cast<u32>(GPU_REG_INDEX(framebuffer_config[screen_id].active_fb)),
|
|
|
|
info.shown_fb);
|
2015-07-23 01:20:54 +02:00
|
|
|
|
|
|
|
if (Pica::g_debug_context)
|
|
|
|
Pica::g_debug_context->OnEvent(Pica::DebugContext::Event::BufferSwapped, nullptr);
|
2015-08-17 23:25:21 +02:00
|
|
|
|
|
|
|
if (screen_id == 0) {
|
|
|
|
MicroProfileFlip();
|
|
|
|
}
|
2016-02-03 22:18:26 +01:00
|
|
|
|
|
|
|
return RESULT_SUCCESS;
|
2014-07-25 11:23:28 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* GSP_GPU::SetBufferSwap service function
|
|
|
|
*
|
|
|
|
* Updates GPU display framebuffer configuration using the specified parameters.
|
|
|
|
*
|
|
|
|
* Inputs:
|
|
|
|
* 1 : Screen ID (0 = top screen, 1 = bottom screen)
|
|
|
|
* 2-7 : FrameBufferInfo structure
|
|
|
|
* Outputs:
|
|
|
|
* 1: Result code
|
|
|
|
*/
|
2014-11-17 04:58:39 +01:00
|
|
|
static void SetBufferSwap(Service::Interface* self) {
|
2014-12-14 06:30:11 +01:00
|
|
|
u32* cmd_buff = Kernel::GetCommandBuffer();
|
2014-07-25 11:23:28 +02:00
|
|
|
u32 screen_id = cmd_buff[1];
|
|
|
|
FrameBufferInfo* fb_info = (FrameBufferInfo*)&cmd_buff[2];
|
|
|
|
|
2016-02-03 22:18:26 +01:00
|
|
|
cmd_buff[1] = SetBufferSwap(screen_id, *fb_info).raw;
|
2014-07-25 11:23:28 +02:00
|
|
|
}
|
|
|
|
|
2014-12-18 06:35:12 +01:00
|
|
|
/**
|
|
|
|
* GSP_GPU::FlushDataCache service function
|
|
|
|
*
|
|
|
|
* This Function is a no-op, We aren't emulating the CPU cache any time soon.
|
|
|
|
*
|
|
|
|
* Inputs:
|
|
|
|
* 1 : Address
|
|
|
|
* 2 : Size
|
|
|
|
* 3 : Value 0, some descriptor for the KProcess Handle
|
|
|
|
* 4 : KProcess handle
|
|
|
|
* Outputs:
|
|
|
|
* 1 : Result of function, 0 on success, otherwise error code
|
|
|
|
*/
|
|
|
|
static void FlushDataCache(Service::Interface* self) {
|
|
|
|
u32* cmd_buff = Kernel::GetCommandBuffer();
|
|
|
|
u32 address = cmd_buff[1];
|
|
|
|
u32 size = cmd_buff[2];
|
|
|
|
u32 process = cmd_buff[4];
|
|
|
|
|
|
|
|
// TODO(purpasmart96): Verify return header on HW
|
|
|
|
|
|
|
|
cmd_buff[1] = RESULT_SUCCESS.raw; // No error
|
2015-03-08 02:54:16 +01:00
|
|
|
|
|
|
|
LOG_DEBUG(Service_GSP, "(STUBBED) called address=0x%08X, size=0x%08X, process=0x%08X",
|
|
|
|
address, size, process);
|
2014-12-18 06:35:12 +01:00
|
|
|
}
|
|
|
|
|
2016-02-21 13:40:37 +01:00
|
|
|
/**
|
|
|
|
* GSP_GPU::SetAxiConfigQoSMode service function
|
|
|
|
* Inputs:
|
|
|
|
* 1 : Mode, unused in emulator
|
|
|
|
* Outputs:
|
|
|
|
* 1 : Result of function, 0 on success, otherwise error code
|
|
|
|
*/
|
|
|
|
static void SetAxiConfigQoSMode(Service::Interface* self) {
|
|
|
|
u32* cmd_buff = Kernel::GetCommandBuffer();
|
|
|
|
u32 mode = cmd_buff[1];
|
|
|
|
|
|
|
|
cmd_buff[1] = RESULT_SUCCESS.raw; // No error
|
|
|
|
|
|
|
|
LOG_WARNING(Service_GSP, "(STUBBED) called mode=0x%08X", mode);
|
|
|
|
}
|
|
|
|
|
2014-07-05 06:59:58 +02:00
|
|
|
/**
|
|
|
|
* GSP_GPU::RegisterInterruptRelayQueue service function
|
|
|
|
* Inputs:
|
|
|
|
* 1 : "Flags" field, purpose is unknown
|
|
|
|
* 3 : Handle to GSP synchronization event
|
|
|
|
* Outputs:
|
2015-05-11 00:51:37 +02:00
|
|
|
* 1 : Result of function, 0x2A07 on success, otherwise error code
|
2014-07-05 06:59:58 +02:00
|
|
|
* 2 : Thread index into GSP command buffer
|
|
|
|
* 4 : Handle to GSP shared memory
|
|
|
|
*/
|
2014-11-17 04:58:39 +01:00
|
|
|
static void RegisterInterruptRelayQueue(Service::Interface* self) {
|
2014-12-14 06:30:11 +01:00
|
|
|
u32* cmd_buff = Kernel::GetCommandBuffer();
|
2014-04-25 04:20:13 +02:00
|
|
|
u32 flags = cmd_buff[1];
|
2014-06-01 16:41:23 +02:00
|
|
|
|
2015-01-23 06:11:25 +01:00
|
|
|
g_interrupt_event = Kernel::g_handle_table.Get<Kernel::Event>(cmd_buff[3]);
|
2015-01-21 02:16:47 +01:00
|
|
|
ASSERT_MSG((g_interrupt_event != nullptr), "handle is not valid!");
|
2015-05-11 00:47:07 +02:00
|
|
|
|
2016-02-21 13:40:37 +01:00
|
|
|
g_interrupt_event->name = "GSP_GPU::interrupt_event";
|
|
|
|
|
|
|
|
using Kernel::MemoryPermission;
|
2016-04-18 04:07:52 +02:00
|
|
|
g_shared_memory = Kernel::SharedMemory::Create(nullptr, 0x1000,
|
|
|
|
MemoryPermission::ReadWrite, MemoryPermission::ReadWrite,
|
|
|
|
0, Kernel::MemoryRegion::BASE, "GSP:SharedMemory");
|
2016-02-21 13:40:37 +01:00
|
|
|
|
2015-01-11 06:43:29 +01:00
|
|
|
Handle shmem_handle = Kernel::g_handle_table.Create(g_shared_memory).MoveFrom();
|
|
|
|
|
2015-05-11 00:51:37 +02:00
|
|
|
// This specific code is required for a successful initialization, rather than 0
|
|
|
|
cmd_buff[1] = ResultCode((ErrorDescription)519, ErrorModule::GX,
|
|
|
|
ErrorSummary::Success, ErrorLevel::Success).raw;
|
2014-12-03 07:06:09 +01:00
|
|
|
cmd_buff[2] = g_thread_id++; // Thread ID
|
2015-01-11 06:43:29 +01:00
|
|
|
cmd_buff[4] = shmem_handle; // GSP shared memory
|
2014-06-01 16:41:23 +02:00
|
|
|
|
2015-01-23 06:11:25 +01:00
|
|
|
g_interrupt_event->Signal(); // TODO(bunnei): Is this correct?
|
2014-05-08 03:04:55 +02:00
|
|
|
}
|
|
|
|
|
2016-02-21 13:40:37 +01:00
|
|
|
/**
|
|
|
|
* GSP_GPU::UnregisterInterruptRelayQueue service function
|
|
|
|
* Outputs:
|
|
|
|
* 1 : Result of function, 0 on success, otherwise error code
|
|
|
|
*/
|
|
|
|
static void UnregisterInterruptRelayQueue(Service::Interface* self) {
|
|
|
|
u32* cmd_buff = Kernel::GetCommandBuffer();
|
|
|
|
|
|
|
|
g_shared_memory = nullptr;
|
|
|
|
g_interrupt_event = nullptr;
|
|
|
|
|
|
|
|
cmd_buff[1] = RESULT_SUCCESS.raw;
|
|
|
|
|
|
|
|
LOG_WARNING(Service_GSP, "called");
|
|
|
|
}
|
|
|
|
|
2014-07-23 04:59:26 +02:00
|
|
|
/**
|
|
|
|
* Signals that the specified interrupt type has occurred to userland code
|
|
|
|
* @param interrupt_id ID of interrupt that is being signalled
|
2014-08-19 20:57:43 +02:00
|
|
|
* @todo This should probably take a thread_id parameter and only signal this thread?
|
2014-12-03 07:04:22 +01:00
|
|
|
* @todo This probably does not belong in the GSP module, instead move to video_core
|
2014-07-23 04:59:26 +02:00
|
|
|
*/
|
2014-07-23 05:26:28 +02:00
|
|
|
void SignalInterrupt(InterruptId interrupt_id) {
|
2016-04-22 20:13:01 +02:00
|
|
|
if (!gpu_right_acquired) {
|
2014-07-23 04:59:26 +02:00
|
|
|
return;
|
|
|
|
}
|
2016-03-12 04:59:48 +01:00
|
|
|
if (nullptr == g_interrupt_event) {
|
2014-12-06 02:53:49 +01:00
|
|
|
LOG_WARNING(Service_GSP, "cannot synchronize until GSP event has been created!");
|
2014-07-23 04:59:26 +02:00
|
|
|
return;
|
|
|
|
}
|
2015-01-11 06:43:29 +01:00
|
|
|
if (nullptr == g_shared_memory) {
|
2014-12-06 02:53:49 +01:00
|
|
|
LOG_WARNING(Service_GSP, "cannot synchronize until GSP shared memory has been created!");
|
2014-07-23 04:59:26 +02:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
for (int thread_id = 0; thread_id < 0x4; ++thread_id) {
|
2014-07-23 06:10:37 +02:00
|
|
|
InterruptRelayQueue* interrupt_relay_queue = GetInterruptRelayQueue(thread_id);
|
|
|
|
u8 next = interrupt_relay_queue->index;
|
|
|
|
next += interrupt_relay_queue->number_interrupts;
|
|
|
|
next = next % 0x34; // 0x34 is the number of interrupt slots
|
|
|
|
|
2015-01-14 06:26:27 +01:00
|
|
|
interrupt_relay_queue->number_interrupts += 1;
|
|
|
|
|
2014-07-23 06:10:37 +02:00
|
|
|
interrupt_relay_queue->slot[next] = interrupt_id;
|
|
|
|
interrupt_relay_queue->error_code = 0x0; // No error
|
2015-01-14 02:55:56 +01:00
|
|
|
|
|
|
|
// Update framebuffer information if requested
|
|
|
|
// TODO(yuriks): Confirm where this code should be called. It is definitely updated without
|
|
|
|
// executing any GSP commands, only waiting on the event.
|
2015-02-11 01:57:48 +01:00
|
|
|
int screen_id = (interrupt_id == InterruptId::PDC0) ? 0 : (interrupt_id == InterruptId::PDC1) ? 1 : -1;
|
2015-02-10 04:45:54 +01:00
|
|
|
if (screen_id != -1) {
|
2015-01-14 02:55:56 +01:00
|
|
|
FrameBufferUpdate* info = GetFrameBufferInfo(thread_id, screen_id);
|
|
|
|
if (info->is_dirty) {
|
|
|
|
SetBufferSwap(screen_id, info->framebuffer_info[info->index]);
|
2016-02-11 18:41:15 +01:00
|
|
|
info->is_dirty.Assign(false);
|
2015-01-14 02:55:56 +01:00
|
|
|
}
|
|
|
|
}
|
2014-07-23 04:59:26 +02:00
|
|
|
}
|
2015-01-23 06:11:25 +01:00
|
|
|
g_interrupt_event->Signal();
|
2014-07-23 04:59:26 +02:00
|
|
|
}
|
2014-05-17 22:26:45 +02:00
|
|
|
|
2016-04-17 00:57:57 +02:00
|
|
|
MICROPROFILE_DEFINE(GPU_GSP_DMA, "GPU", "GSP DMA", MP_RGB(100, 0, 255));
|
|
|
|
|
2014-07-23 04:59:26 +02:00
|
|
|
/// Executes the next GSP command
|
2014-11-17 04:58:39 +01:00
|
|
|
static void ExecuteCommand(const Command& command, u32 thread_id) {
|
2014-07-16 11:24:09 +02:00
|
|
|
// Utility function to convert register ID to address
|
2015-04-04 12:57:31 +02:00
|
|
|
static auto WriteGPURegister = [](u32 id, u32 data) {
|
2014-07-16 11:24:09 +02:00
|
|
|
GPU::Write<u32>(0x1EF00000 + 4 * id, data);
|
|
|
|
};
|
|
|
|
|
2014-07-22 12:41:16 +02:00
|
|
|
switch (command.id) {
|
2014-05-08 03:04:55 +02:00
|
|
|
|
|
|
|
// GX request DMA - typically used for copying memory from GSP heap to VRAM
|
2014-07-23 05:26:28 +02:00
|
|
|
case CommandId::REQUEST_DMA:
|
2016-04-17 00:57:57 +02:00
|
|
|
{
|
|
|
|
MICROPROFILE_SCOPE(GPU_GSP_DMA);
|
|
|
|
|
|
|
|
// TODO: Consider attempting rasterizer-accelerated surface blit if that usage is ever possible/likely
|
|
|
|
Memory::RasterizerFlushRegion(Memory::VirtualToPhysicalAddress(command.dma_request.source_address),
|
|
|
|
command.dma_request.size);
|
|
|
|
Memory::RasterizerFlushAndInvalidateRegion(Memory::VirtualToPhysicalAddress(command.dma_request.dest_address),
|
|
|
|
command.dma_request.size);
|
2015-05-19 06:21:33 +02:00
|
|
|
|
2016-04-16 16:24:14 +02:00
|
|
|
// TODO(Subv): These memory accesses should not go through the application's memory mapping.
|
|
|
|
// They should go through the GSP module's memory mapping.
|
|
|
|
Memory::CopyBlock(command.dma_request.dest_address, command.dma_request.source_address, command.dma_request.size);
|
2014-12-03 07:04:22 +01:00
|
|
|
SignalInterrupt(InterruptId::DMA);
|
2014-05-08 03:04:55 +02:00
|
|
|
break;
|
2016-04-17 00:57:57 +02:00
|
|
|
}
|
2015-09-08 00:22:44 +02:00
|
|
|
// TODO: This will need some rework in the future. (why?)
|
|
|
|
case CommandId::SUBMIT_GPU_CMDLIST:
|
2014-07-22 12:41:16 +02:00
|
|
|
{
|
2015-09-08 00:22:44 +02:00
|
|
|
auto& params = command.submit_gpu_cmdlist;
|
|
|
|
|
|
|
|
if (params.do_flush) {
|
|
|
|
// This flag flushes the command list (params.address, params.size) from the cache.
|
|
|
|
// Command lists are not processed by the hardware renderer, so we don't need to
|
|
|
|
// actually flush them in Citra.
|
|
|
|
}
|
2014-12-03 07:04:22 +01:00
|
|
|
|
2015-05-25 20:34:09 +02:00
|
|
|
WriteGPURegister(static_cast<u32>(GPU_REG_INDEX(command_processor_config.address)),
|
2015-02-01 21:31:21 +01:00
|
|
|
Memory::VirtualToPhysicalAddress(params.address) >> 3);
|
|
|
|
WriteGPURegister(static_cast<u32>(GPU_REG_INDEX(command_processor_config.size)), params.size);
|
2014-07-23 06:10:37 +02:00
|
|
|
|
|
|
|
// TODO: Not sure if we are supposed to always write this .. seems to trigger processing though
|
2015-02-01 21:31:21 +01:00
|
|
|
WriteGPURegister(static_cast<u32>(GPU_REG_INDEX(command_processor_config.trigger)), 1);
|
2014-05-18 17:28:30 +02:00
|
|
|
|
2015-09-08 00:22:44 +02:00
|
|
|
// TODO(yuriks): Figure out the meaning of the `flags` field.
|
|
|
|
|
2014-05-17 22:26:45 +02:00
|
|
|
break;
|
2014-07-22 12:41:16 +02:00
|
|
|
}
|
2014-05-17 22:26:45 +02:00
|
|
|
|
2014-07-22 13:04:16 +02:00
|
|
|
// It's assumed that the two "blocks" behave equivalently.
|
|
|
|
// Presumably this is done simply to allow two memory fills to run in parallel.
|
2014-07-23 05:26:28 +02:00
|
|
|
case CommandId::SET_MEMORY_FILL:
|
2014-07-22 12:41:16 +02:00
|
|
|
{
|
|
|
|
auto& params = command.memory_fill;
|
2015-07-24 02:20:01 +02:00
|
|
|
|
|
|
|
if (params.start1 != 0) {
|
|
|
|
WriteGPURegister(static_cast<u32>(GPU_REG_INDEX(memory_fill_config[0].address_start)),
|
|
|
|
Memory::VirtualToPhysicalAddress(params.start1) >> 3);
|
|
|
|
WriteGPURegister(static_cast<u32>(GPU_REG_INDEX(memory_fill_config[0].address_end)),
|
|
|
|
Memory::VirtualToPhysicalAddress(params.end1) >> 3);
|
|
|
|
WriteGPURegister(static_cast<u32>(GPU_REG_INDEX(memory_fill_config[0].value_32bit)), params.value1);
|
|
|
|
WriteGPURegister(static_cast<u32>(GPU_REG_INDEX(memory_fill_config[0].control)), params.control1);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (params.start2 != 0) {
|
|
|
|
WriteGPURegister(static_cast<u32>(GPU_REG_INDEX(memory_fill_config[1].address_start)),
|
|
|
|
Memory::VirtualToPhysicalAddress(params.start2) >> 3);
|
|
|
|
WriteGPURegister(static_cast<u32>(GPU_REG_INDEX(memory_fill_config[1].address_end)),
|
|
|
|
Memory::VirtualToPhysicalAddress(params.end2) >> 3);
|
|
|
|
WriteGPURegister(static_cast<u32>(GPU_REG_INDEX(memory_fill_config[1].value_32bit)), params.value2);
|
|
|
|
WriteGPURegister(static_cast<u32>(GPU_REG_INDEX(memory_fill_config[1].control)), params.control2);
|
|
|
|
}
|
2014-05-17 22:26:45 +02:00
|
|
|
break;
|
2014-07-22 12:41:16 +02:00
|
|
|
}
|
2014-05-17 22:26:45 +02:00
|
|
|
|
2014-07-23 05:26:28 +02:00
|
|
|
case CommandId::SET_DISPLAY_TRANSFER:
|
2014-07-23 14:42:15 +02:00
|
|
|
{
|
2015-07-23 21:25:59 +02:00
|
|
|
auto& params = command.display_transfer;
|
2015-01-01 19:58:18 +01:00
|
|
|
WriteGPURegister(static_cast<u32>(GPU_REG_INDEX(display_transfer_config.input_address)),
|
2015-02-01 21:31:21 +01:00
|
|
|
Memory::VirtualToPhysicalAddress(params.in_buffer_address) >> 3);
|
2015-01-01 19:58:18 +01:00
|
|
|
WriteGPURegister(static_cast<u32>(GPU_REG_INDEX(display_transfer_config.output_address)),
|
2015-02-01 21:31:21 +01:00
|
|
|
Memory::VirtualToPhysicalAddress(params.out_buffer_address) >> 3);
|
|
|
|
WriteGPURegister(static_cast<u32>(GPU_REG_INDEX(display_transfer_config.input_size)), params.in_buffer_size);
|
|
|
|
WriteGPURegister(static_cast<u32>(GPU_REG_INDEX(display_transfer_config.output_size)), params.out_buffer_size);
|
|
|
|
WriteGPURegister(static_cast<u32>(GPU_REG_INDEX(display_transfer_config.flags)), params.flags);
|
|
|
|
WriteGPURegister(static_cast<u32>(GPU_REG_INDEX(display_transfer_config.trigger)), 1);
|
2014-07-23 04:59:26 +02:00
|
|
|
break;
|
2014-07-23 14:42:15 +02:00
|
|
|
}
|
2014-07-23 04:59:26 +02:00
|
|
|
|
2014-07-23 05:26:28 +02:00
|
|
|
case CommandId::SET_TEXTURE_COPY:
|
2014-07-22 12:41:16 +02:00
|
|
|
{
|
2015-07-23 21:25:59 +02:00
|
|
|
auto& params = command.texture_copy;
|
|
|
|
WriteGPURegister((u32)GPU_REG_INDEX(display_transfer_config.input_address),
|
2015-02-01 21:31:21 +01:00
|
|
|
Memory::VirtualToPhysicalAddress(params.in_buffer_address) >> 3);
|
2015-07-23 21:25:59 +02:00
|
|
|
WriteGPURegister((u32)GPU_REG_INDEX(display_transfer_config.output_address),
|
2015-02-01 21:31:21 +01:00
|
|
|
Memory::VirtualToPhysicalAddress(params.out_buffer_address) >> 3);
|
2015-07-23 21:25:59 +02:00
|
|
|
WriteGPURegister((u32)GPU_REG_INDEX(display_transfer_config.texture_copy.size),
|
|
|
|
params.size);
|
|
|
|
WriteGPURegister((u32)GPU_REG_INDEX(display_transfer_config.texture_copy.input_size),
|
|
|
|
params.in_width_gap);
|
|
|
|
WriteGPURegister((u32)GPU_REG_INDEX(display_transfer_config.texture_copy.output_size),
|
|
|
|
params.out_width_gap);
|
|
|
|
WriteGPURegister((u32)GPU_REG_INDEX(display_transfer_config.flags),
|
|
|
|
params.flags);
|
|
|
|
|
|
|
|
// NOTE: Actual GSP ORs 1 with current register instead of overwriting. Doesn't seem to matter.
|
|
|
|
WriteGPURegister((u32)GPU_REG_INDEX(display_transfer_config.trigger), 1);
|
2014-05-17 22:26:45 +02:00
|
|
|
break;
|
2014-07-22 12:41:16 +02:00
|
|
|
}
|
2014-05-17 22:26:45 +02:00
|
|
|
|
2015-09-08 00:22:44 +02:00
|
|
|
case CommandId::CACHE_FLUSH:
|
2014-05-17 22:26:45 +02:00
|
|
|
{
|
2016-04-17 00:57:57 +02:00
|
|
|
// NOTE: Rasterizer flushing handled elsewhere in CPU read/write and other GPU handlers
|
|
|
|
// Use command.cache_flush.regions to implement this handler
|
2014-05-17 22:26:45 +02:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2014-05-08 03:04:55 +02:00
|
|
|
default:
|
2014-12-06 02:53:49 +01:00
|
|
|
LOG_ERROR(Service_GSP, "unknown command 0x%08X", (int)command.id.Value());
|
2014-05-08 03:04:55 +02:00
|
|
|
}
|
2015-07-23 01:20:54 +02:00
|
|
|
|
|
|
|
if (Pica::g_debug_context)
|
|
|
|
Pica::g_debug_context->OnEvent(Pica::DebugContext::Event::GSPCommandProcessed, (void*)&command);
|
2014-07-23 04:59:26 +02:00
|
|
|
}
|
2014-05-17 22:26:45 +02:00
|
|
|
|
2015-03-06 04:38:23 +01:00
|
|
|
/**
|
|
|
|
* GSP_GPU::SetLcdForceBlack service function
|
|
|
|
*
|
|
|
|
* Enable or disable REG_LCDCOLORFILL with the color black.
|
|
|
|
*
|
|
|
|
* Inputs:
|
|
|
|
* 1: Black color fill flag (0 = don't fill, !0 = fill)
|
|
|
|
* Outputs:
|
|
|
|
* 1: Result code
|
|
|
|
*/
|
2014-10-13 07:40:26 +02:00
|
|
|
static void SetLcdForceBlack(Service::Interface* self) {
|
2015-03-06 04:38:23 +01:00
|
|
|
u32* cmd_buff = Kernel::GetCommandBuffer();
|
2014-10-13 07:40:26 +02:00
|
|
|
|
2015-03-06 04:38:23 +01:00
|
|
|
bool enable_black = cmd_buff[1] != 0;
|
2014-10-13 07:40:26 +02:00
|
|
|
LCD::Regs::ColorFill data = {0};
|
2015-03-06 04:38:23 +01:00
|
|
|
|
2014-10-13 07:40:26 +02:00
|
|
|
// Since data is already zeroed, there is no need to explicitly set
|
|
|
|
// the color to black (all zero).
|
2016-02-11 18:41:15 +01:00
|
|
|
data.is_enabled.Assign(enable_black);
|
2015-03-06 04:38:23 +01:00
|
|
|
|
2014-10-13 07:40:26 +02:00
|
|
|
LCD::Write(HW::VADDR_LCD + 4 * LCD_REG_INDEX(color_fill_top), data.raw); // Top LCD
|
|
|
|
LCD::Write(HW::VADDR_LCD + 4 * LCD_REG_INDEX(color_fill_bottom), data.raw); // Bottom LCD
|
2015-05-25 20:34:09 +02:00
|
|
|
|
2015-03-06 04:38:23 +01:00
|
|
|
cmd_buff[1] = RESULT_SUCCESS.raw;
|
|
|
|
}
|
|
|
|
|
2014-07-23 04:59:26 +02:00
|
|
|
/// This triggers handling of the GX command written to the command buffer in shared memory.
|
2014-11-17 04:58:39 +01:00
|
|
|
static void TriggerCmdReqQueue(Service::Interface* self) {
|
2014-07-23 04:59:26 +02:00
|
|
|
// Iterate through each thread's command queue...
|
2014-07-23 06:10:37 +02:00
|
|
|
for (unsigned thread_id = 0; thread_id < 0x4; ++thread_id) {
|
|
|
|
CommandBuffer* command_buffer = (CommandBuffer*)GetCommandBuffer(thread_id);
|
2014-07-23 04:59:26 +02:00
|
|
|
|
|
|
|
// Iterate through each command...
|
2014-07-23 06:10:37 +02:00
|
|
|
for (unsigned i = 0; i < command_buffer->number_commands; ++i) {
|
|
|
|
g_debugger.GXCommandProcessed((u8*)&command_buffer->commands[i]);
|
|
|
|
|
|
|
|
// Decode and execute command
|
2014-08-19 20:57:43 +02:00
|
|
|
ExecuteCommand(command_buffer->commands[i], thread_id);
|
2014-07-23 06:10:37 +02:00
|
|
|
|
|
|
|
// Indicates that command has completed
|
2016-02-11 18:41:15 +01:00
|
|
|
command_buffer->number_commands.Assign(command_buffer->number_commands - 1);
|
2014-07-23 04:59:26 +02:00
|
|
|
}
|
|
|
|
}
|
2014-12-10 00:43:42 +01:00
|
|
|
|
2014-12-14 06:30:11 +01:00
|
|
|
u32* cmd_buff = Kernel::GetCommandBuffer();
|
2014-12-10 00:43:42 +01:00
|
|
|
cmd_buff[1] = 0; // No error
|
2014-04-25 04:20:13 +02:00
|
|
|
}
|
|
|
|
|
2015-05-26 00:01:38 +02:00
|
|
|
/**
|
|
|
|
* GSP_GPU::ImportDisplayCaptureInfo service function
|
|
|
|
*
|
|
|
|
* Returns information about the current framebuffer state
|
|
|
|
*
|
|
|
|
* Inputs:
|
|
|
|
* 0: Header 0x00180000
|
|
|
|
* Outputs:
|
|
|
|
* 1: Result code
|
|
|
|
* 2: Left framebuffer virtual address for the main screen
|
|
|
|
* 3: Right framebuffer virtual address for the main screen
|
|
|
|
* 4: Main screen framebuffer format
|
|
|
|
* 5: Main screen framebuffer width
|
|
|
|
* 6: Left framebuffer virtual address for the bottom screen
|
|
|
|
* 7: Right framebuffer virtual address for the bottom screen
|
|
|
|
* 8: Bottom screen framebuffer format
|
|
|
|
* 9: Bottom screen framebuffer width
|
|
|
|
*/
|
|
|
|
static void ImportDisplayCaptureInfo(Service::Interface* self) {
|
|
|
|
u32* cmd_buff = Kernel::GetCommandBuffer();
|
2015-05-25 20:34:09 +02:00
|
|
|
|
|
|
|
// TODO(Subv): We're always returning the framebuffer structures for thread_id = 0,
|
2015-05-26 00:01:38 +02:00
|
|
|
// because we only support a single running application at a time.
|
|
|
|
// This should always return the framebuffer data that is currently displayed on the screen.
|
|
|
|
|
|
|
|
u32 thread_id = 0;
|
|
|
|
|
|
|
|
FrameBufferUpdate* top_screen = GetFrameBufferInfo(thread_id, 0);
|
|
|
|
FrameBufferUpdate* bottom_screen = GetFrameBufferInfo(thread_id, 1);
|
|
|
|
|
|
|
|
cmd_buff[2] = top_screen->framebuffer_info[top_screen->index].address_left;
|
|
|
|
cmd_buff[3] = top_screen->framebuffer_info[top_screen->index].address_right;
|
|
|
|
cmd_buff[4] = top_screen->framebuffer_info[top_screen->index].format;
|
|
|
|
cmd_buff[5] = top_screen->framebuffer_info[top_screen->index].stride;
|
|
|
|
|
|
|
|
cmd_buff[6] = bottom_screen->framebuffer_info[bottom_screen->index].address_left;
|
|
|
|
cmd_buff[7] = bottom_screen->framebuffer_info[bottom_screen->index].address_right;
|
|
|
|
cmd_buff[8] = bottom_screen->framebuffer_info[bottom_screen->index].format;
|
|
|
|
cmd_buff[9] = bottom_screen->framebuffer_info[bottom_screen->index].stride;
|
|
|
|
|
|
|
|
cmd_buff[1] = RESULT_SUCCESS.raw;
|
|
|
|
|
|
|
|
LOG_WARNING(Service_GSP, "called");
|
|
|
|
}
|
|
|
|
|
2016-04-22 20:13:01 +02:00
|
|
|
/**
|
|
|
|
* GSP_GPU::AcquireRight service function
|
|
|
|
* Outputs:
|
|
|
|
* 1: Result code
|
|
|
|
*/
|
|
|
|
static void AcquireRight(Service::Interface* self) {
|
|
|
|
u32* cmd_buff = Kernel::GetCommandBuffer();
|
|
|
|
|
|
|
|
gpu_right_acquired = true;
|
|
|
|
|
|
|
|
cmd_buff[1] = RESULT_SUCCESS.raw;
|
|
|
|
|
|
|
|
LOG_WARNING(Service_GSP, "called");
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* GSP_GPU::ReleaseRight service function
|
|
|
|
* Outputs:
|
|
|
|
* 1: Result code
|
|
|
|
*/
|
|
|
|
static void ReleaseRight(Service::Interface* self) {
|
|
|
|
u32* cmd_buff = Kernel::GetCommandBuffer();
|
|
|
|
|
|
|
|
gpu_right_acquired = false;
|
|
|
|
|
|
|
|
cmd_buff[1] = RESULT_SUCCESS.raw;
|
|
|
|
|
|
|
|
LOG_WARNING(Service_GSP, "called");
|
|
|
|
}
|
2015-05-26 00:01:38 +02:00
|
|
|
|
2014-04-25 04:20:13 +02:00
|
|
|
const Interface::FunctionInfo FunctionTable[] = {
|
2014-06-01 13:58:14 +02:00
|
|
|
{0x00010082, WriteHWRegs, "WriteHWRegs"},
|
2015-02-11 03:07:59 +01:00
|
|
|
{0x00020084, WriteHWRegsWithMask, "WriteHWRegsWithMask"},
|
2014-06-06 06:35:49 +02:00
|
|
|
{0x00030082, nullptr, "WriteHWRegRepeat"},
|
2014-04-26 07:48:24 +02:00
|
|
|
{0x00040080, ReadHWRegs, "ReadHWRegs"},
|
2014-07-25 11:23:28 +02:00
|
|
|
{0x00050200, SetBufferSwap, "SetBufferSwap"},
|
2014-06-06 06:35:49 +02:00
|
|
|
{0x00060082, nullptr, "SetCommandList"},
|
|
|
|
{0x000700C2, nullptr, "RequestDma"},
|
2014-12-18 06:35:12 +01:00
|
|
|
{0x00080082, FlushDataCache, "FlushDataCache"},
|
2014-06-06 06:35:49 +02:00
|
|
|
{0x00090082, nullptr, "InvalidateDataCache"},
|
|
|
|
{0x000A0044, nullptr, "RegisterInterruptEvents"},
|
2015-03-06 04:38:23 +01:00
|
|
|
{0x000B0040, SetLcdForceBlack, "SetLcdForceBlack"},
|
2014-05-08 03:04:55 +02:00
|
|
|
{0x000C0000, TriggerCmdReqQueue, "TriggerCmdReqQueue"},
|
2014-06-06 06:35:49 +02:00
|
|
|
{0x000D0140, nullptr, "SetDisplayTransfer"},
|
|
|
|
{0x000E0180, nullptr, "SetTextureCopy"},
|
|
|
|
{0x000F0200, nullptr, "SetMemoryFill"},
|
2016-02-21 13:40:37 +01:00
|
|
|
{0x00100040, SetAxiConfigQoSMode, "SetAxiConfigQoSMode"},
|
2014-06-06 06:35:49 +02:00
|
|
|
{0x00110040, nullptr, "SetPerfLogMode"},
|
|
|
|
{0x00120000, nullptr, "GetPerfLog"},
|
2014-04-25 04:20:13 +02:00
|
|
|
{0x00130042, RegisterInterruptRelayQueue, "RegisterInterruptRelayQueue"},
|
2016-02-21 13:40:37 +01:00
|
|
|
{0x00140000, UnregisterInterruptRelayQueue, "UnregisterInterruptRelayQueue"},
|
2014-06-06 06:35:49 +02:00
|
|
|
{0x00150002, nullptr, "TryAcquireRight"},
|
2016-04-22 20:13:01 +02:00
|
|
|
{0x00160042, AcquireRight, "AcquireRight"},
|
|
|
|
{0x00170000, ReleaseRight, "ReleaseRight"},
|
2015-05-26 00:01:38 +02:00
|
|
|
{0x00180000, ImportDisplayCaptureInfo, "ImportDisplayCaptureInfo"},
|
2014-06-06 06:35:49 +02:00
|
|
|
{0x00190000, nullptr, "SaveVramSysArea"},
|
|
|
|
{0x001A0000, nullptr, "RestoreVramSysArea"},
|
|
|
|
{0x001B0000, nullptr, "ResetGpuCore"},
|
|
|
|
{0x001C0040, nullptr, "SetLedForceOff"},
|
|
|
|
{0x001D0040, nullptr, "SetTestCommand"},
|
|
|
|
{0x001E0080, nullptr, "SetInternalPriorities"},
|
2014-09-30 18:13:29 +02:00
|
|
|
{0x001F0082, nullptr, "StoreDataCache"},
|
2014-04-16 06:03:41 +02:00
|
|
|
};
|
|
|
|
|
|
|
|
////////////////////////////////////////////////////////////////////////////////////////////////////
|
|
|
|
// Interface class
|
|
|
|
|
|
|
|
Interface::Interface() {
|
2015-01-30 19:56:49 +01:00
|
|
|
Register(FunctionTable);
|
2014-07-23 05:36:50 +02:00
|
|
|
|
2015-07-17 07:24:13 +02:00
|
|
|
g_interrupt_event = nullptr;
|
2016-02-21 13:40:37 +01:00
|
|
|
g_shared_memory = nullptr;
|
2015-05-11 00:51:37 +02:00
|
|
|
|
|
|
|
g_thread_id = 0;
|
2016-04-22 20:13:01 +02:00
|
|
|
gpu_right_acquired = false;
|
2014-04-16 06:03:41 +02:00
|
|
|
}
|
|
|
|
|
2015-07-17 07:24:13 +02:00
|
|
|
Interface::~Interface() {
|
|
|
|
g_interrupt_event = nullptr;
|
|
|
|
g_shared_memory = nullptr;
|
2016-04-22 20:13:01 +02:00
|
|
|
gpu_right_acquired = false;
|
2015-07-17 07:24:13 +02:00
|
|
|
}
|
|
|
|
|
2014-04-16 06:03:41 +02:00
|
|
|
} // namespace
|