2021-02-08 06:54:35 +01:00
|
|
|
// Copyright 2021 yuzu Emulator Project
|
|
|
|
// Licensed under GPLv2 or any later version
|
|
|
|
// Refer to the license.txt file included.
|
|
|
|
|
|
|
|
#include "shader_recompiler/backend/spirv/emit_spirv.h"
|
|
|
|
|
|
|
|
namespace Shader::Backend::SPIRV {
|
|
|
|
|
2021-02-19 22:10:18 +01:00
|
|
|
Id EmitCompositeConstructU32x2(EmitContext& ctx, Id e1, Id e2) {
|
|
|
|
return ctx.OpCompositeConstruct(ctx.U32[2], e1, e2);
|
2021-02-08 06:54:35 +01:00
|
|
|
}
|
|
|
|
|
2021-02-19 22:10:18 +01:00
|
|
|
Id EmitCompositeConstructU32x3(EmitContext& ctx, Id e1, Id e2, Id e3) {
|
|
|
|
return ctx.OpCompositeConstruct(ctx.U32[3], e1, e2, e3);
|
2021-02-08 06:54:35 +01:00
|
|
|
}
|
|
|
|
|
2021-02-19 22:10:18 +01:00
|
|
|
Id EmitCompositeConstructU32x4(EmitContext& ctx, Id e1, Id e2, Id e3, Id e4) {
|
|
|
|
return ctx.OpCompositeConstruct(ctx.U32[4], e1, e2, e3, e4);
|
2021-02-08 06:54:35 +01:00
|
|
|
}
|
|
|
|
|
2021-02-19 22:10:18 +01:00
|
|
|
Id EmitCompositeExtractU32x2(EmitContext& ctx, Id composite, u32 index) {
|
|
|
|
return ctx.OpCompositeExtract(ctx.U32[1], composite, index);
|
2021-02-08 06:54:35 +01:00
|
|
|
}
|
|
|
|
|
2021-02-19 22:10:18 +01:00
|
|
|
Id EmitCompositeExtractU32x3(EmitContext& ctx, Id composite, u32 index) {
|
|
|
|
return ctx.OpCompositeExtract(ctx.U32[1], composite, index);
|
2021-02-08 06:54:35 +01:00
|
|
|
}
|
|
|
|
|
2021-02-19 22:10:18 +01:00
|
|
|
Id EmitCompositeExtractU32x4(EmitContext& ctx, Id composite, u32 index) {
|
|
|
|
return ctx.OpCompositeExtract(ctx.U32[1], composite, index);
|
2021-02-08 06:54:35 +01:00
|
|
|
}
|
|
|
|
|
2021-02-17 04:59:28 +01:00
|
|
|
void EmitCompositeConstructF16x2(EmitContext&) {
|
2021-02-08 06:54:35 +01:00
|
|
|
throw NotImplementedException("SPIR-V Instruction");
|
|
|
|
}
|
|
|
|
|
2021-02-17 04:59:28 +01:00
|
|
|
void EmitCompositeConstructF16x3(EmitContext&) {
|
2021-02-08 06:54:35 +01:00
|
|
|
throw NotImplementedException("SPIR-V Instruction");
|
|
|
|
}
|
|
|
|
|
2021-02-17 04:59:28 +01:00
|
|
|
void EmitCompositeConstructF16x4(EmitContext&) {
|
2021-02-08 06:54:35 +01:00
|
|
|
throw NotImplementedException("SPIR-V Instruction");
|
|
|
|
}
|
|
|
|
|
2021-02-19 22:10:18 +01:00
|
|
|
Id EmitCompositeExtractF16x2(EmitContext& ctx, Id composite, u32 index) {
|
|
|
|
return ctx.OpCompositeExtract(ctx.F16[1], composite, index);
|
2021-02-08 06:54:35 +01:00
|
|
|
}
|
|
|
|
|
2021-02-19 22:10:18 +01:00
|
|
|
Id EmitCompositeExtractF16x3(EmitContext& ctx, Id composite, u32 index) {
|
|
|
|
return ctx.OpCompositeExtract(ctx.F16[1], composite, index);
|
2021-02-08 06:54:35 +01:00
|
|
|
}
|
|
|
|
|
2021-02-19 22:10:18 +01:00
|
|
|
Id EmitCompositeExtractF16x4(EmitContext& ctx, Id composite, u32 index) {
|
|
|
|
return ctx.OpCompositeExtract(ctx.F16[1], composite, index);
|
2021-02-08 06:54:35 +01:00
|
|
|
}
|
|
|
|
|
2021-02-17 04:59:28 +01:00
|
|
|
void EmitCompositeConstructF32x2(EmitContext&) {
|
2021-02-08 06:54:35 +01:00
|
|
|
throw NotImplementedException("SPIR-V Instruction");
|
|
|
|
}
|
|
|
|
|
2021-02-17 04:59:28 +01:00
|
|
|
void EmitCompositeConstructF32x3(EmitContext&) {
|
2021-02-08 06:54:35 +01:00
|
|
|
throw NotImplementedException("SPIR-V Instruction");
|
|
|
|
}
|
|
|
|
|
2021-02-17 04:59:28 +01:00
|
|
|
void EmitCompositeConstructF32x4(EmitContext&) {
|
2021-02-08 06:54:35 +01:00
|
|
|
throw NotImplementedException("SPIR-V Instruction");
|
|
|
|
}
|
|
|
|
|
2021-02-19 22:10:18 +01:00
|
|
|
Id EmitCompositeExtractF32x2(EmitContext& ctx, Id composite, u32 index) {
|
|
|
|
return ctx.OpCompositeExtract(ctx.F32[1], composite, index);
|
2021-02-08 06:54:35 +01:00
|
|
|
}
|
|
|
|
|
2021-02-19 22:10:18 +01:00
|
|
|
Id EmitCompositeExtractF32x3(EmitContext& ctx, Id composite, u32 index) {
|
|
|
|
return ctx.OpCompositeExtract(ctx.F32[1], composite, index);
|
2021-02-08 06:54:35 +01:00
|
|
|
}
|
|
|
|
|
2021-02-19 22:10:18 +01:00
|
|
|
Id EmitCompositeExtractF32x4(EmitContext& ctx, Id composite, u32 index) {
|
|
|
|
return ctx.OpCompositeExtract(ctx.F32[1], composite, index);
|
2021-02-08 06:54:35 +01:00
|
|
|
}
|
|
|
|
|
2021-02-17 04:59:28 +01:00
|
|
|
void EmitCompositeConstructF64x2(EmitContext&) {
|
2021-02-08 06:54:35 +01:00
|
|
|
throw NotImplementedException("SPIR-V Instruction");
|
|
|
|
}
|
|
|
|
|
2021-02-17 04:59:28 +01:00
|
|
|
void EmitCompositeConstructF64x3(EmitContext&) {
|
2021-02-08 06:54:35 +01:00
|
|
|
throw NotImplementedException("SPIR-V Instruction");
|
|
|
|
}
|
|
|
|
|
2021-02-17 04:59:28 +01:00
|
|
|
void EmitCompositeConstructF64x4(EmitContext&) {
|
2021-02-08 06:54:35 +01:00
|
|
|
throw NotImplementedException("SPIR-V Instruction");
|
|
|
|
}
|
|
|
|
|
2021-02-17 04:59:28 +01:00
|
|
|
void EmitCompositeExtractF64x2(EmitContext&) {
|
2021-02-08 06:54:35 +01:00
|
|
|
throw NotImplementedException("SPIR-V Instruction");
|
|
|
|
}
|
|
|
|
|
2021-02-17 04:59:28 +01:00
|
|
|
void EmitCompositeExtractF64x3(EmitContext&) {
|
2021-02-08 06:54:35 +01:00
|
|
|
throw NotImplementedException("SPIR-V Instruction");
|
|
|
|
}
|
|
|
|
|
2021-02-17 04:59:28 +01:00
|
|
|
void EmitCompositeExtractF64x4(EmitContext&) {
|
2021-02-08 06:54:35 +01:00
|
|
|
throw NotImplementedException("SPIR-V Instruction");
|
|
|
|
}
|
|
|
|
|
|
|
|
} // namespace Shader::Backend::SPIRV
|